## COMPENG 3DQ5: Digital Systems Design Take-Home Exercise 4 10/20/2021 - Thursday - Group 55 William Siddeley 400245905 Mohamed Al-Asfar 400262489

For this exercise, there were 4 main steps that needed to be done. These 4 steps were the even address write forward, even address read backwards, odd address write backwards and odd address read forward. Since this exercise involves reading the SRAM from the largest address (18'h3FFFF) to 0, there were some modifications that needed to be made from experiment 4. Firstly, our logic variable for BIST\_expected\_data needed to be modified, since it would not work if we are reading from the largest address to the smallest. For this, we made two variables, BIST\_expected\_data\_fw and BIST\_expected\_data\_bw (fw and bw are for forwards and backwards, respectively) that is the value of BIST\_address - 4 and BIST\_address + 4. A difference of 4 between BIST\_address and the BIST\_expected\_data variables is necessary here, as the SRAM is delayed by 2 clock cycles and we are incrementing / decrementing by 2 since we are only reading / writing on even or odd addresses at any given time. These variables ensure that we can check for mismatches when reading in either the forwards or backwards direction. In addition to these changes, more states were added, since we are making more cycles than experiment 4.

The states that were added were S\_WRITE\_EVEN\_CYCLE, S\_READ\_EVEN\_CYCLE, S\_WRITE\_ODD\_CYCLE and S\_READ\_ODD\_CYCLE, as well as more delay states, S\_DELAY\_1 through S\_DELAY\_8. When cycling through states, our design first writes on the even addresses from 0 to 3FFFE (S\_WRITE\_EVEN\_CYCLE), then reads from even addresses 3FFFE to 0 (S\_READ\_EVEN\_CYCLE). Then it writes on odd addresses 3FFFF to 1 (S\_WRITE\_ODD\_CYCLE), then it reads from odd addresses 1 to 3FFFF (S\_READ\_ODD\_CYCLE). In between read and write states, we have 2 delay states present per cycle (S\_DELAY\_1 through S\_DELAY\_8), and the delay states ensure the BIST\_address variable is correctly set, so that the next cycle starts on the correct address. Finally, at the end, our design goes from address 3FFFF in S\_READ\_ODD\_CYCLE to address 3 in S\_DELAY\_8, as the last 2 delay states are for the last 2 clock cycles of the SRAM, to verify the last addresses in the SRAM are correct.